91精品综合久久久久久五月天_国产精品一区电影_中文字幕欧美日韩一区二区_亚洲一区二区三区精品动漫

Based on CPLD / FPGA design of semi-integer frequency divider

CPLD (Complex programmable Logic Device, complex programmable logic devices) and FPGA (Field programmable Gates Array, field programmable gate array) are programmable logic devices, which are in PAL, GAL and other logic developed on the basis of. With the past, PAL, GAL, compared, FPGA / CPLD relatively large size, suitable for timing, and combination logic circuit applications. It can replace dozens or even hundreds of blocks of common IC chip. This chip is programmable and easy to achieve the program changes and so on. Since the connection of chip hardware description can be stored on disk, ROM, PROM, or EPROM in which the programmable gate array chip and external circuitry to remain intact in the case, for an EPROM chip, can achieve a new function. Ta has the design development cycle short, design and manufacture of low cost, Kaifagongju advanced, Biaozhun product Wuxu test, stability of quality and Shi Shi Zai Jian Yan, etc. You Dian, therefore can be widely used Chanpin the Yuan Li Zhizhong design and product production. Almost all applications gate array, PLD, and small and medium-scale Universal application of digital integrated circuits may be occasions FPGA and CPLD devices.

Based on CPLD / FPGA design of semi-integer frequency divider

In modern electronic systems, digital systems share is growing. The more potential system development and integration of digital technology, while the CPLD / FPGA as a programmable ASIC (application specific integrated circuit) devices, digital logic system, it will play an increasingly important role.

In the digital logic circuit design, the divider is a basic circuit. Usually used to carry out a given frequency divider to obtain the required frequency. Integer divider implementation is very simple, can use standard counters can also be designed and implemented using programmable logic devices. However, in some cases, the clock source and not a multiple of the desired frequency relationship between the fractional divider can be used at this time divide. For example: frequency factor of 2.5,3.5, 7.5 and other semi-integer divider. The author in the analog design frequency meter pulse signal, with a half-integer divider on this circuit. As the clock signal is 50MHz, the circuit needs to generate a 20MHz clock signal, the frequency division ratio of 2.5, the integer frequency will not be competent. To solve this problem, I use VIDL hardware description language and schematic way, by MAX + plus II development software and the ALTERA's FLEX family of EPF10K10LC84-4 based FPGA easily completed the half-integer frequency divider circuit.

2, the basic principle of fractional frequency

The basic principle of fractional frequency pulse stimulation is used the first counter and PLL design two different frequency than the integer divider, and then by controlling the frequency per unit time than the emergence of two different times to obtain the required fractional value. Such as the design of a frequency divider factor of 10.1, the divider can be designed to divide 9 10, 1 11 frequency, so the total frequency value:

F = (9 × 10 +1 × 11) / (9 +1) = 10.1

Implementation of features from this can be seen, because the value of crossover frequency changing, so the signal obtained by frequency jitter greater. When the frequency division factor of N-0.5 (N is an integer), net pulse time can be controlled in order to make the output into a stable pulse frequency, not an N divider, the first N-1 frequency.

Based on CPLD / FPGA design of semi-integer frequency divider

3 circuit

Frequency division factor of N-0.5 of the divider circuit may be an XOR gate, a counter module and a second divider N composition. In the realization, the modulus N counter can be designed with a preset counter, it can achieve any frequency division factor of N-0.5 divider. Figure 1 shows the general half-integer frequency divider circuit.

Using VHDL hardware description language that can implement any model N of the counter (whose operating frequency can reach 160MHz and above), and can cause mold N logic circuits. After using schematic way N-mode logic circuits, XOR gates and D flip-flop connected, can achieve a half integer (N-0.5) crossover and (2N-1) sub-frequency.

4 half-integer frequency divider design

Is through the design of a frequency division factor of divider 2.5 FPGA design is given with the general method of half-integer divider. 2.5 divider of the module 3 by the counter, XOR gates and D flip-flop.

Based on CPLD / FPGA design of semi-integer frequency divider

4.1 Counter Mode 3

The counter can generate a frequency division factor of 3 divider, and generates a default logical symbols COUNTER3. The input port RESET, EN and CLK; output port for the QA and QB. Here are 3 counter VHDL model description of the code:

library ieee;
use ieee.std-logic-1164.all;
use ieee.std-logic-unsigned.all;
entity counter3 is
port (clk, reset, en: in std-logic;
qa, qb: out std-logic);
end counter3;
architecture behavior of counter3 is
signal count: std-logic-vector (1 downto 0);
begin
process (reset, clk)
begin
if reset = '1 'then
count (1 downto 0) <= "00";
else
if (clk 'event and clk = '1') then
if (en = '1 ') then
if (count = "10") then
count <= "00";
else
count <= count +1;
end if;
end if;
end if;
end if;
end process;
qa <= count (0);
qb <= count (1);
end behavior;

Arbitrary modulus counter and mode 3, the description of the structure identical to the counter, the counter is just a different number of states. After compiling the above procedure, timing simulation, available in the MAX + PLUS II simulation waveform shown in Figure 2.

Based on CPLD / FPGA design of semi-integer frequency divider

4.2 The complete circuit and waveform simulation

Will COUNTER3, XOR gates and D flip-flop circuit shown in Figure 3 through logical connections and, with schematic input transferred graphics editor, and then by the logic synthesis can be simulated waveform shown in Figure 4. The figure outclk and inclk waveform can be seen, outclk will inclk cycle every 2.5 to generate a rising edge of the Department to achieve the frequency division factor of 2.5 divider. Set inclk is 50MHz, the outclk as 20MHz. We can see that the circuit is not only available frequency coefficient is 2.5 crossover (outclk), but also by frequency division factor of 5 of the divider (Q1).

5 Conclusion

ALTERA FLEX family of companies selected EPF10K10LC84-4 based FPGA devices to achieve half-integer frequency, the post-adaptation by the logic synthesis results as listed in Table 1. In this case the counter is 2-bit wide bit vector, that is, frequency division factor of four within a half integer value. If the frequency coefficient of greater than 4, you need to increase the count of the bit width.

Table 1 Analysis of half-integer frequency divider results fit

Use the device I / O delay time using the pin number of the operating frequency
EPF10K10LC844 17.7ns 5 / 84 (5.95%) 68.02MHz

Declined comment

91精品综合久久久久久五月天_国产精品一区电影_中文字幕欧美日韩一区二区_亚洲一区二区三区精品动漫
国产免费一区二区| 欧美成人亚洲成人| 国产日韩在线看片| 免费在线观看一区二区| 欧美一区二区在线视频观看| 欧美视频在线观看视频| 国语自产精品视频在线看一大j8| 午夜精品www| 亚洲精品一区二区三区av| 亚洲精品9999| 亚洲 欧洲 日韩| 日韩中文字幕二区| 热re99久久精品国99热蜜月| 欧美一性一乱一交一视频| 欧美日韩一区二区三区在线视频| 欧美日韩激情四射| 国产在线观看欧美| 高清视频欧美一级| 国产极品精品在线观看| 日韩在线视频观看| 国产精品狼人色视频一区| 在线丝袜欧美日韩制服| 亚洲影院污污.| 日韩一级免费在线观看| 欧美精品尤物在线| 国产在线精品一区二区三区》| 国产一区二区三区在线免费| 成人福利网站在线观看| 久久视频这里有精品| 久久人人爽人人爽爽久久| 精品久久久无码人妻字幂| 亚洲一区二区三区久久| 热久久这里只有精品| 精品午夜一区二区| 国产精品99蜜臀久久不卡二区| 久久精品电影一区二区| 中日韩在线视频| 日本人成精品视频在线| 精品无码av无码免费专区| 国产夫妻自拍一区| 久久亚洲国产精品| 日韩中文字幕在线视频观看| 免费国产一区二区| 久久一区二区三区av| 久久夜色精品国产| 日韩精品一区二区三区外面| 国产欧美精品xxxx另类| 色777狠狠综合秋免鲁丝| 久久久久久av| 精品欧美一区二区三区久久久| …久久精品99久久香蕉国产| 国产精品三级美女白浆呻吟| 亚洲影院色在线观看免费| 欧美伊久线香蕉线新在线| 超碰网在线观看| 国产精品视频99| 日本国产高清不卡| 99在线免费观看视频| 国产精品久久中文| 青青青国产在线视频| 久久久影视精品| 久久久久久com| 激情五月宗合网| 国产成人激情小视频| 在线观看一区欧美| 免费观看精品视频| 久久色免费在线视频| 欧美一区2区三区4区公司二百| 国产乱子伦农村叉叉叉| 国产精品嫩草在线观看| 热久久精品国产| 久久久久狠狠高潮亚洲精品| 综合久久国产| 国产美女作爱全过程免费视频| 国产精品久久久久久中文字| 欧美一级二级三级九九九| 69av在线播放| 亚洲a区在线视频| 成人免费在线小视频| 色综合视频一区中文字幕| 黄色av网址在线播放| 国产精品视频成人| 欧美性猛交久久久乱大交小说| 色天天综合狠狠色| 日本精品久久电影| 久久久久久久一区二区| 日本一区二区三区免费看| 久久精品ww人人做人人爽| 日本精品一区二区三区视频| 久久99精品久久久久久久青青日本| 欧美一区二区三区四区在线观看地址 | 久热免费在线观看| 午夜免费福利小电影| 91精品在线看| 亚洲成人午夜在线| 成人av影视在线| 亚洲专区中文字幕| 97伦理在线四区| 色之综合天天综合色天天棕色| 91国产在线播放| 色综合影院在线观看| 色老头一区二区三区在线观看| 日韩国产高清一区| 国产精品视频播放| 国产日韩一区二区在线观看| 久久97久久97精品免视看 | 国产免费高清一区| 久久久久久高潮国产精品视| 高清视频一区二区三区| 成人做爰www免费看视频网站| 日日噜噜噜噜夜夜爽亚洲精品| 久久久久久久久久久久久国产精品| 欧美日韩高清在线一区| 国产精品成人v| 91精品视频观看| 日韩欧美一区二区在线观看| 久久久黄色av| 国产在线资源一区| 午夜免费福利小电影| 日韩中文字幕在线视频| 国产日韩欧美亚洲一区| 亚洲va久久久噜噜噜久久天堂| 日韩亚洲一区二区| 国产在线日韩在线| 视频一区二区视频| 久久精品国产2020观看福利| 国产精品一区二区在线| 日韩中字在线观看| 欧美成人精品一区二区三区| 久久久女女女女999久久| 精品99在线视频| 亚洲午夜激情| 久久久精品视频在线观看| 国产综合动作在线观看| 天天久久人人| 国产精品国产一区二区| 久久久欧美精品| 国产一区视频免费观看| 日本精品一区二区三区视频| 国产精品动漫网站| 国产激情片在线观看| 国产欧美日韩丝袜精品一区| 日本一区二区三不卡| 一区中文字幕在线观看| 国产精品十八以下禁看| 国产高清自拍一区| 国产精品永久在线| 欧美专区国产专区| 岛国一区二区三区高清视频| 国产精品对白一区二区三区| 日韩视频亚洲视频| 91免费国产视频| 蜜臀精品一区二区| 日本网站免费在线观看| 欧美激情喷水视频| 国产精品情侣自拍| 色999日韩欧美国产| 国产精彩免费视频| 不卡一区二区三区视频| 国产综合久久久久久| 欧美日韩一区二区视频在线观看| 天堂а√在线中文在线| 一区二区在线观| 国产精品第七十二页| 久久天堂电影网| 久草热视频在线观看| 91精品国产乱码久久久久久久久| 蜜臀av性久久久久蜜臀av| 欧美综合在线第二页| 日韩中文一区| 亚洲中文字幕无码av永久| 久久国产精品偷| 精品视频9999| 国产精品国产三级国产专区53 | 久久国产精品 国产精品| 91精品国产成人| www插插插无码免费视频网站| 国产欧美日韩免费看aⅴ视频| 激情六月丁香婷婷| 欧美日韩午夜爽爽| 欧美亚洲在线观看| 欧洲在线视频一区| 欧美一区二区三区免费观看| 亚洲综合色激情五月| 一区不卡视频| 中文字幕日韩精品久久| 欧美久久久精品| 欧美激情精品久久久久久久变态 | 欧美激情视频网| 久久艳片www.17c.com| 久久综合网hezyo| 久久综合亚洲社区| 精品免费二区三区三区高中清不卡| 国产精品久久国产精品| 国产精品第100页| 美女精品视频一区| 精品国产一区二区三区久久久久久 | 久久久综合亚洲91久久98| 97碰在线视频| 久久久久福利视频|