91精品综合久久久久久五月天_国产精品一区电影_中文字幕欧美日韩一区二区_亚洲一区二区三区精品动漫

Based on CPLD / FPGA design of semi-integer frequency divider

CPLD (Complex programmable Logic Device, complex programmable logic devices) and FPGA (Field programmable Gates Array, field programmable gate array) are programmable logic devices, which are in PAL, GAL and other logic developed on the basis of. With the past, PAL, GAL, compared, FPGA / CPLD relatively large size, suitable for timing, and combination logic circuit applications. It can replace dozens or even hundreds of blocks of common IC chip. This chip is programmable and easy to achieve the program changes and so on. Since the connection of chip hardware description can be stored on disk, ROM, PROM, or EPROM in which the programmable gate array chip and external circuitry to remain intact in the case, for an EPROM chip, can achieve a new function. Ta has the design development cycle short, design and manufacture of low cost, Kaifagongju advanced, Biaozhun product Wuxu test, stability of quality and Shi Shi Zai Jian Yan, etc. You Dian, therefore can be widely used Chanpin the Yuan Li Zhizhong design and product production. Almost all applications gate array, PLD, and small and medium-scale Universal application of digital integrated circuits may be occasions FPGA and CPLD devices.

Based on CPLD / FPGA design of semi-integer frequency divider

In modern electronic systems, digital systems share is growing. The more potential system development and integration of digital technology, while the CPLD / FPGA as a programmable ASIC (application specific integrated circuit) devices, digital logic system, it will play an increasingly important role.

In the digital logic circuit design, the divider is a basic circuit. Usually used to carry out a given frequency divider to obtain the required frequency. Integer divider implementation is very simple, can use standard counters can also be designed and implemented using programmable logic devices. However, in some cases, the clock source and not a multiple of the desired frequency relationship between the fractional divider can be used at this time divide. For example: frequency factor of 2.5,3.5, 7.5 and other semi-integer divider. The author in the analog design frequency meter pulse signal, with a half-integer divider on this circuit. As the clock signal is 50MHz, the circuit needs to generate a 20MHz clock signal, the frequency division ratio of 2.5, the integer frequency will not be competent. To solve this problem, I use VIDL hardware description language and schematic way, by MAX + plus II development software and the ALTERA's FLEX family of EPF10K10LC84-4 based FPGA easily completed the half-integer frequency divider circuit.

2, the basic principle of fractional frequency

The basic principle of fractional frequency pulse stimulation is used the first counter and PLL design two different frequency than the integer divider, and then by controlling the frequency per unit time than the emergence of two different times to obtain the required fractional value. Such as the design of a frequency divider factor of 10.1, the divider can be designed to divide 9 10, 1 11 frequency, so the total frequency value:

F = (9 × 10 +1 × 11) / (9 +1) = 10.1

Implementation of features from this can be seen, because the value of crossover frequency changing, so the signal obtained by frequency jitter greater. When the frequency division factor of N-0.5 (N is an integer), net pulse time can be controlled in order to make the output into a stable pulse frequency, not an N divider, the first N-1 frequency.

Based on CPLD / FPGA design of semi-integer frequency divider

3 circuit

Frequency division factor of N-0.5 of the divider circuit may be an XOR gate, a counter module and a second divider N composition. In the realization, the modulus N counter can be designed with a preset counter, it can achieve any frequency division factor of N-0.5 divider. Figure 1 shows the general half-integer frequency divider circuit.

Using VHDL hardware description language that can implement any model N of the counter (whose operating frequency can reach 160MHz and above), and can cause mold N logic circuits. After using schematic way N-mode logic circuits, XOR gates and D flip-flop connected, can achieve a half integer (N-0.5) crossover and (2N-1) sub-frequency.

4 half-integer frequency divider design

Is through the design of a frequency division factor of divider 2.5 FPGA design is given with the general method of half-integer divider. 2.5 divider of the module 3 by the counter, XOR gates and D flip-flop.

Based on CPLD / FPGA design of semi-integer frequency divider

4.1 Counter Mode 3

The counter can generate a frequency division factor of 3 divider, and generates a default logical symbols COUNTER3. The input port RESET, EN and CLK; output port for the QA and QB. Here are 3 counter VHDL model description of the code:

library ieee;
use ieee.std-logic-1164.all;
use ieee.std-logic-unsigned.all;
entity counter3 is
port (clk, reset, en: in std-logic;
qa, qb: out std-logic);
end counter3;
architecture behavior of counter3 is
signal count: std-logic-vector (1 downto 0);
begin
process (reset, clk)
begin
if reset = '1 'then
count (1 downto 0) <= "00";
else
if (clk 'event and clk = '1') then
if (en = '1 ') then
if (count = "10") then
count <= "00";
else
count <= count +1;
end if;
end if;
end if;
end if;
end process;
qa <= count (0);
qb <= count (1);
end behavior;

Arbitrary modulus counter and mode 3, the description of the structure identical to the counter, the counter is just a different number of states. After compiling the above procedure, timing simulation, available in the MAX + PLUS II simulation waveform shown in Figure 2.

Based on CPLD / FPGA design of semi-integer frequency divider

4.2 The complete circuit and waveform simulation

Will COUNTER3, XOR gates and D flip-flop circuit shown in Figure 3 through logical connections and, with schematic input transferred graphics editor, and then by the logic synthesis can be simulated waveform shown in Figure 4. The figure outclk and inclk waveform can be seen, outclk will inclk cycle every 2.5 to generate a rising edge of the Department to achieve the frequency division factor of 2.5 divider. Set inclk is 50MHz, the outclk as 20MHz. We can see that the circuit is not only available frequency coefficient is 2.5 crossover (outclk), but also by frequency division factor of 5 of the divider (Q1).

5 Conclusion

ALTERA FLEX family of companies selected EPF10K10LC84-4 based FPGA devices to achieve half-integer frequency, the post-adaptation by the logic synthesis results as listed in Table 1. In this case the counter is 2-bit wide bit vector, that is, frequency division factor of four within a half integer value. If the frequency coefficient of greater than 4, you need to increase the count of the bit width.

Table 1 Analysis of half-integer frequency divider results fit

Use the device I / O delay time using the pin number of the operating frequency
EPF10K10LC844 17.7ns 5 / 84 (5.95%) 68.02MHz

Declined comment

91精品综合久久久久久五月天_国产精品一区电影_中文字幕欧美日韩一区二区_亚洲一区二区三区精品动漫
亚洲欧美99| 熟女少妇精品一区二区| 国产99午夜精品一区二区三区| 日本精品视频在线播放| 国产欧美精品va在线观看| 国产成人精品在线播放| 日韩 欧美 自拍| 国产麻豆日韩| 不卡毛片在线看| 国内外免费激情视频| 久久人人爽亚洲精品天堂| 性色av一区二区三区在线观看| aaa级精品久久久国产片| 欧美激情精品久久久久久黑人 | 国产不卡一区二区三区在线观看| 欧美激情二区三区| 国产一区自拍视频| 国产精品久久久久免费a∨| 日韩暖暖在线视频| 久久久久久久久久婷婷| 日韩欧美视频第二区| 国产成人综合av| 日韩av电影国产| 久久福利电影| 日韩av电影免费播放| 久久久久高清| 日韩精品一区二区在线视频| 久久久久久久影院| 欧美自拍视频在线| 久久久精品一区二区三区| 欧美资源一区| 国产精品视频永久免费播放| 欧美亚洲第一区| 久久精品视频99| 免费一级特黄特色毛片久久看| 国产精品入口夜色视频大尺度| 狠狠色综合欧美激情| 国产精品美女久久久久av超清| 国内久久久精品| 久久亚洲国产精品成人av秋霞| 国产在线拍揄自揄视频不卡99| 久久国产精品影片| 97国产在线播放| 日韩av资源在线| 波霸ol色综合久久| 国产一区二中文字幕在线看| 在线视频不卡一区二区三区| 国产精品8888| 欧美做受777cos| 精品不卡在线| 91高潮在线观看| 欧洲黄色一级视频| 久久综合免费视频| 91免费看片网站| 无码人妻精品一区二区三区66| 国产成人福利网站| 欧美日韩亚洲国产成人| 九九热r在线视频精品| 久久亚洲精品欧美| 狠狠精品干练久久久无码中文字幕 | 色婷婷成人综合| 国模吧无码一区二区三区| 亚洲最大福利视频网| 久久久久久久999| 欧美成人综合一区| 亚洲欧洲精品在线观看| 久久国产亚洲精品无码| 国产亚洲天堂网| 日本精品一区| 欧美激情视频一区二区三区不卡| 国产成人综合精品在线| 国产综合久久久久久| 日韩中文字幕亚洲精品欧美| 国产精品久久久久久久久久久久午夜片| 国产精品亚洲不卡a| 日韩欧美电影一区二区| 欧美精品成人91久久久久久久| 久久er99热精品一区二区三区| 精品无码一区二区三区爱欲 | 国产精品精品视频一区二区三区| 91久久精品视频| 黄页网站在线观看视频| 亚洲精品一区二区三区蜜桃久 | 欧美一级大胆视频| 亚洲国产日韩欧美| 国产精品视频二| 91久久国产自产拍夜夜嗨| 激情五月婷婷六月| 日韩视频免费在线播放| 中文字幕在线中文字幕日亚韩一区| 久久精品99国产精品酒店日本| av在线不卡一区| 国产自偷自偷免费一区| 欧美在线中文字幕| 日本一区二区三区视频免费看| 美女av一区二区| 国产精品免费在线免费| 国产成人综合一区二区三区| 福利精品视频| 国产一区二区三区四区五区在线| 日韩中文字幕一区| 一本色道婷婷久久欧美| 久久成人精品视频| 国产精品视频资源| 久久久久久九九九九| 114国产精品久久免费观看| 国产精品一区久久| 国产区亚洲区欧美区| 蜜桃视频在线观看91| 欧美 日韩 国产在线| 欧美一区二区在线| 日av在线播放中文不卡| 日本中文字幕成人| 日韩中文不卡| 午夜老司机精品| 一区二区精品在线观看| 国产av不卡一区二区| 精品免费国产| 精品国产免费av| 精品国偷自产一区二区三区| 91高清视频免费| 91观看网站| 国产精彩视频一区二区| 8050国产精品久久久久久| 97国产在线播放| 久久综合婷婷综合| 国产成人中文字幕| 久久99九九| 久久精品成人欧美大片古装| 国产成人精品自拍| 国产成人精品视频在线观看| 日韩在线激情视频| 久久最新资源网| 国产精品国色综合久久| 久精品免费视频| 亚洲欧美综合一区| 日韩一级在线免费观看 | 国产精品久久久久久网站| 国产精品视频白浆免费视频| 国产精品激情自拍| 欧美精品中文字幕一区| 欧美精品久久久久久久免费观看| 夜夜爽www精品| 色香蕉在线观看| 日本在线观看一区| 欧美两根一起进3p做受视频| 黄色特一级视频| av一区二区三区免费观看| 久久综合福利| 久久精品视频免费播放| 美女精品久久久| 痴汉一区二区三区| 欧美在线日韩精品| 国产日韩欧美二区| 久久人人97超碰精品888| 国产成人久久久| 九九综合九九综合| 日批视频在线免费看| 加勒比海盗1在线观看免费国语版 加勒比在线一区二区三区观看 | 欧美成人第一区| 国产精品一二三在线| 久久免费视频网站| 久久精品视频在线观看| 一区视频二区视频| 日韩精品大片| 国产欧美一区二区视频| 久久婷婷人人澡人人喊人人爽| 日日狠狠久久偷偷四色综合免费| 久久亚洲一区二区三区四区五区高 | 99九九视频| 精品国产拍在线观看| 萌白酱国产一区二区| 日本久久久久久| 国产免费一区二区三区| 国产高潮呻吟久久久| 成人444kkkk在线观看| 天天综合狠狠精品| 国产一区二区三区精彩视频| 91精品国产自产在线观看永久| 久久精品青青大伊人av| 中文字幕一区二区三区四区五区人 | 国产高清一区二区三区| 久久夜色精品国产| 日本免费a视频| 国产乱子伦农村叉叉叉| 日韩在线小视频| 在线视频福利一区| 黄色一级片播放| 久久理论片午夜琪琪电影网| 精品国产一区二区三| 欧美一级二级三级| 91九色在线观看| 精品九九九九| 欧美日韩一区在线视频| 久久久久狠狠高潮亚洲精品| 尤物一区二区三区| 国产区精品在线观看| 国产精品毛片一区视频| 热门国产精品亚洲第一区在线| 91久久久久久久一区二区|